182 lines
		
	
	
		
			4.7 KiB
		
	
	
	
		
			LLVM
		
	
	
	
			
		
		
	
	
			182 lines
		
	
	
		
			4.7 KiB
		
	
	
	
		
			LLVM
		
	
	
	
| ; RUN: llc -march=arm64 < %s | FileCheck %s
 | |
| ; rdar://10232252
 | |
| 
 | |
| @object = external hidden global i64, section "__DATA, __objc_ivar", align 8
 | |
| 
 | |
| ; base + offset (imm9)
 | |
| ; CHECK: @t1
 | |
| ; CHECK: ldr xzr, [x{{[0-9]+}}, #8]
 | |
| ; CHECK: ret
 | |
| define void @t1() {
 | |
|   %incdec.ptr = getelementptr inbounds i64, i64* @object, i64 1
 | |
|   %tmp = load volatile i64, i64* %incdec.ptr, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; base + offset (> imm9)
 | |
| ; CHECK: @t2
 | |
| ; CHECK: sub [[ADDREG:x[0-9]+]], x{{[0-9]+}}, #264
 | |
| ; CHECK: ldr xzr, [
 | |
| ; CHECK: [[ADDREG]]]
 | |
| ; CHECK: ret
 | |
| define void @t2() {
 | |
|   %incdec.ptr = getelementptr inbounds i64, i64* @object, i64 -33
 | |
|   %tmp = load volatile i64, i64* %incdec.ptr, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; base + unsigned offset (> imm9 and <= imm12 * size of type in bytes)
 | |
| ; CHECK: @t3
 | |
| ; CHECK: ldr xzr, [x{{[0-9]+}}, #32760]
 | |
| ; CHECK: ret
 | |
| define void @t3() {
 | |
|   %incdec.ptr = getelementptr inbounds i64, i64* @object, i64 4095
 | |
|   %tmp = load volatile i64, i64* %incdec.ptr, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; base + unsigned offset (> imm12 * size of type in bytes)
 | |
| ; CHECK: @t4
 | |
| ; CHECK: orr w[[NUM:[0-9]+]], wzr, #0x8000
 | |
| ; CHECK: ldr xzr, [x{{[0-9]+}}, x[[NUM]]]
 | |
| ; CHECK: ret
 | |
| define void @t4() {
 | |
|   %incdec.ptr = getelementptr inbounds i64, i64* @object, i64 4096
 | |
|   %tmp = load volatile i64, i64* %incdec.ptr, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; base + reg
 | |
| ; CHECK: @t5
 | |
| ; CHECK: ldr xzr, [x{{[0-9]+}}, x{{[0-9]+}}, lsl #3]
 | |
| ; CHECK: ret
 | |
| define void @t5(i64 %a) {
 | |
|   %incdec.ptr = getelementptr inbounds i64, i64* @object, i64 %a
 | |
|   %tmp = load volatile i64, i64* %incdec.ptr, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; base + reg + imm
 | |
| ; CHECK: @t6
 | |
| ; CHECK: add [[ADDREG:x[0-9]+]], x{{[0-9]+}}, x{{[0-9]+}}, lsl #3
 | |
| ; CHECK-NEXT: orr w[[NUM:[0-9]+]], wzr, #0x8000
 | |
| ; CHECK: ldr xzr, [x{{[0-9]+}}, x[[NUM]]]
 | |
| ; CHECK: ret
 | |
| define void @t6(i64 %a) {
 | |
|   %tmp1 = getelementptr inbounds i64, i64* @object, i64 %a
 | |
|   %incdec.ptr = getelementptr inbounds i64, i64* %tmp1, i64 4096
 | |
|   %tmp = load volatile i64, i64* %incdec.ptr, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; Test base + wide immediate
 | |
| define void @t7(i64 %a) {
 | |
| ; CHECK-LABEL: t7:
 | |
| ; CHECK: orr w[[NUM:[0-9]+]], wzr, #0xffff
 | |
| ; CHECK-NEXT: ldr xzr, [x0, x[[NUM]]]
 | |
|   %1 = add i64 %a, 65535   ;0xffff
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t8(i64 %a) {
 | |
| ; CHECK-LABEL: t8:
 | |
| ; CHECK: mov [[REG:x[0-9]+]], #-4662
 | |
| ; CHECK-NEXT: ldr xzr, [x0, [[REG]]]
 | |
|   %1 = sub i64 %a, 4662   ;-4662 is 0xffffffffffffedca
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t9(i64 %a) {
 | |
| ; CHECK-LABEL: t9:
 | |
| ; CHECK: mov [[REG:x[0-9]+]], #-305463297
 | |
| ; CHECK-NEXT: ldr xzr, [x0, [[REG]]]
 | |
|   %1 = add i64 -305463297, %a   ;-305463297 is 0xffffffffedcaffff
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t10(i64 %a) {
 | |
| ; CHECK-LABEL: t10:
 | |
| ; CHECK: mov [[REG:x[0-9]+]], #81909218222800896
 | |
| ; CHECK-NEXT: ldr xzr, [x0, [[REG]]]
 | |
|   %1 = add i64 %a, 81909218222800896   ;0x123000000000000
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t11(i64 %a) {
 | |
| ; CHECK-LABEL: t11:
 | |
| ; CHECK: mov w[[NUM:[0-9]+]], #19070976
 | |
| ; CHECK: movk w[[NUM:[0-9]+]], #17767
 | |
| ; CHECK-NEXT: ldr xzr, [x0, x[[NUM]]]
 | |
|   %1 = add i64 %a, 19088743   ;0x1234567
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| ; Test some boundaries that should not use movz/movn/orr
 | |
| define void @t12(i64 %a) {
 | |
| ; CHECK-LABEL: t12:
 | |
| ; CHECK: add [[REG:x[0-9]+]], x0, #4095
 | |
| ; CHECK-NEXT: ldr xzr, {{\[}}[[REG]]]
 | |
|   %1 = add i64 %a, 4095   ;0xfff
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t13(i64 %a) {
 | |
| ; CHECK-LABEL: t13:
 | |
| ; CHECK: sub [[REG:x[0-9]+]], x0, #4095
 | |
| ; CHECK-NEXT: ldr xzr, {{\[}}[[REG]]]
 | |
|   %1 = add i64 %a, -4095   ;-0xfff
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t14(i64 %a) {
 | |
| ; CHECK-LABEL: t14:
 | |
| ; CHECK: add [[REG:x[0-9]+]], x0, #291, lsl #12
 | |
| ; CHECK-NEXT: ldr xzr, {{\[}}[[REG]]]
 | |
|   %1 = add i64 %a, 1191936   ;0x123000
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t15(i64 %a) {
 | |
| ; CHECK-LABEL: t15:
 | |
| ; CHECK: sub [[REG:x[0-9]+]], x0, #291, lsl #12
 | |
| ; CHECK-NEXT: ldr xzr, {{\[}}[[REG]]]
 | |
|   %1 = add i64 %a, -1191936   ;0xFFFFFFFFFFEDD000
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t16(i64 %a) {
 | |
| ; CHECK-LABEL: t16:
 | |
| ; CHECK: ldr xzr, [x0, #28672]
 | |
|   %1 = add i64 %a, 28672   ;0x7000
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 | |
| 
 | |
| define void @t17(i64 %a) {
 | |
| ; CHECK-LABEL: t17:
 | |
| ; CHECK: ldur xzr, [x0, #-256]
 | |
|   %1 = add i64 %a, -256   ;-0x100
 | |
|   %2 = inttoptr i64 %1 to i64*
 | |
|   %3 = load volatile i64, i64* %2, align 8
 | |
|   ret void
 | |
| }
 |