1042 lines
		
	
	
		
			30 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
			
		
		
	
	
			1042 lines
		
	
	
		
			30 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
| /*
 | |
|  * Device Tree Source for the r8a7796 SoC
 | |
|  *
 | |
|  * Copyright (C) 2016 Renesas Electronics Corp.
 | |
|  *
 | |
|  * This file is licensed under the terms of the GNU General Public License
 | |
|  * version 2.  This program is licensed "as is" without any warranty of any
 | |
|  * kind, whether express or implied.
 | |
|  */
 | |
| 
 | |
| #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
 | |
| #include <dt-bindings/interrupt-controller/arm-gic.h>
 | |
| #include <dt-bindings/power/r8a7796-sysc.h>
 | |
| 
 | |
| / {
 | |
| 	compatible = "renesas,r8a7796";
 | |
| 	#address-cells = <2>;
 | |
| 	#size-cells = <2>;
 | |
| 
 | |
| 	aliases {
 | |
| 		i2c0 = &i2c0;
 | |
| 		i2c1 = &i2c1;
 | |
| 		i2c2 = &i2c2;
 | |
| 		i2c3 = &i2c3;
 | |
| 		i2c4 = &i2c4;
 | |
| 		i2c5 = &i2c5;
 | |
| 		i2c6 = &i2c6;
 | |
| 		i2c7 = &i2c_dvfs;
 | |
| 	};
 | |
| 
 | |
| 	psci {
 | |
| 		compatible = "arm,psci-1.0", "arm,psci-0.2";
 | |
| 		method = "smc";
 | |
| 	};
 | |
| 
 | |
| 	cpus {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <0>;
 | |
| 
 | |
| 		a57_0: cpu@0 {
 | |
| 			compatible = "arm,cortex-a57", "arm,armv8";
 | |
| 			reg = <0x0>;
 | |
| 			device_type = "cpu";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA57_CPU0>;
 | |
| 			next-level-cache = <&L2_CA57>;
 | |
| 			enable-method = "psci";
 | |
| 		};
 | |
| 
 | |
| 		a57_1: cpu@1 {
 | |
| 			compatible = "arm,cortex-a57","arm,armv8";
 | |
| 			reg = <0x1>;
 | |
| 			device_type = "cpu";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA57_CPU1>;
 | |
| 			next-level-cache = <&L2_CA57>;
 | |
| 			enable-method = "psci";
 | |
| 		};
 | |
| 
 | |
| 		a53_0: cpu@100 {
 | |
| 			compatible = "arm,cortex-a53", "arm,armv8";
 | |
| 			reg = <0x100>;
 | |
| 			device_type = "cpu";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA53_CPU0>;
 | |
| 			next-level-cache = <&L2_CA53>;
 | |
| 			enable-method = "psci";
 | |
| 		};
 | |
| 
 | |
| 		a53_1: cpu@101 {
 | |
| 			compatible = "arm,cortex-a53","arm,armv8";
 | |
| 			reg = <0x101>;
 | |
| 			device_type = "cpu";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA53_CPU1>;
 | |
| 			next-level-cache = <&L2_CA53>;
 | |
| 			enable-method = "psci";
 | |
| 		};
 | |
| 
 | |
| 		a53_2: cpu@102 {
 | |
| 			compatible = "arm,cortex-a53","arm,armv8";
 | |
| 			reg = <0x102>;
 | |
| 			device_type = "cpu";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA53_CPU2>;
 | |
| 			next-level-cache = <&L2_CA53>;
 | |
| 			enable-method = "psci";
 | |
| 		};
 | |
| 
 | |
| 		a53_3: cpu@103 {
 | |
| 			compatible = "arm,cortex-a53","arm,armv8";
 | |
| 			reg = <0x103>;
 | |
| 			device_type = "cpu";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA53_CPU3>;
 | |
| 			next-level-cache = <&L2_CA53>;
 | |
| 			enable-method = "psci";
 | |
| 		};
 | |
| 
 | |
| 		L2_CA57: cache-controller-0 {
 | |
| 			compatible = "cache";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA57_SCU>;
 | |
| 			cache-unified;
 | |
| 			cache-level = <2>;
 | |
| 		};
 | |
| 
 | |
| 		L2_CA53: cache-controller-1 {
 | |
| 			compatible = "cache";
 | |
| 			power-domains = <&sysc R8A7796_PD_CA53_SCU>;
 | |
| 			cache-unified;
 | |
| 			cache-level = <2>;
 | |
| 		};
 | |
| 	};
 | |
| 
 | |
| 	extal_clk: extal {
 | |
| 		compatible = "fixed-clock";
 | |
| 		#clock-cells = <0>;
 | |
| 		/* This value must be overridden by the board */
 | |
| 		clock-frequency = <0>;
 | |
| 		u-boot,dm-pre-reloc;
 | |
| 	};
 | |
| 
 | |
| 	extalr_clk: extalr {
 | |
| 		compatible = "fixed-clock";
 | |
| 		#clock-cells = <0>;
 | |
| 		/* This value must be overridden by the board */
 | |
| 		clock-frequency = <0>;
 | |
| 		u-boot,dm-pre-reloc;
 | |
| 	};
 | |
| 
 | |
| 	/* External CAN clock - to be overridden by boards that provide it */
 | |
| 	can_clk: can {
 | |
| 		compatible = "fixed-clock";
 | |
| 		#clock-cells = <0>;
 | |
| 		clock-frequency = <0>;
 | |
| 	};
 | |
| 
 | |
| 	/* External SCIF clock - to be overridden by boards that provide it */
 | |
| 	scif_clk: scif {
 | |
| 		compatible = "fixed-clock";
 | |
| 		#clock-cells = <0>;
 | |
| 		clock-frequency = <0>;
 | |
| 	};
 | |
| 
 | |
| 	soc {
 | |
| 		compatible = "simple-bus";
 | |
| 		interrupt-parent = <&gic>;
 | |
| 		#address-cells = <2>;
 | |
| 		#size-cells = <2>;
 | |
| 		ranges;
 | |
| 		u-boot,dm-pre-reloc;
 | |
| 
 | |
| 		gic: interrupt-controller@f1010000 {
 | |
| 			compatible = "arm,gic-400";
 | |
| 			#interrupt-cells = <3>;
 | |
| 			#address-cells = <0>;
 | |
| 			interrupt-controller;
 | |
| 			reg = <0x0 0xf1010000 0 0x1000>,
 | |
| 			      <0x0 0xf1020000 0 0x20000>,
 | |
| 			      <0x0 0xf1040000 0 0x20000>,
 | |
| 			      <0x0 0xf1060000 0 0x20000>;
 | |
| 			interrupts = <GIC_PPI 9
 | |
| 					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>;
 | |
| 			clocks = <&cpg CPG_MOD 408>;
 | |
| 			clock-names = "clk";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 408>;
 | |
| 		};
 | |
| 
 | |
| 		timer {
 | |
| 			compatible = "arm,armv8-timer";
 | |
| 			interrupts = <GIC_PPI 13
 | |
| 					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
 | |
| 				     <GIC_PPI 14
 | |
| 					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
 | |
| 				     <GIC_PPI 11
 | |
| 					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
 | |
| 				     <GIC_PPI 10
 | |
| 					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>;
 | |
| 		};
 | |
| 
 | |
| 		wdt0: watchdog@e6020000 {
 | |
| 			compatible = "renesas,r8a7796-wdt",
 | |
| 				     "renesas,rcar-gen3-wdt";
 | |
| 			reg = <0 0xe6020000 0 0x0c>;
 | |
| 			clocks = <&cpg CPG_MOD 402>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 402>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		gpio0: gpio@e6050000 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6050000 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 0 16>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 912>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 912>;
 | |
| 		};
 | |
| 
 | |
| 		gpio1: gpio@e6051000 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6051000 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 32 29>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 911>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 911>;
 | |
| 		};
 | |
| 
 | |
| 		gpio2: gpio@e6052000 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6052000 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 64 15>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 910>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 910>;
 | |
| 		};
 | |
| 
 | |
| 		gpio3: gpio@e6053000 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6053000 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 96 16>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 909>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 909>;
 | |
| 		};
 | |
| 
 | |
| 		gpio4: gpio@e6054000 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6054000 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 128 18>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 908>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 908>;
 | |
| 		};
 | |
| 
 | |
| 		gpio5: gpio@e6055000 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6055000 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 160 26>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 907>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 907>;
 | |
| 		};
 | |
| 
 | |
| 		gpio6: gpio@e6055400 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6055400 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 192 32>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 906>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 906>;
 | |
| 		};
 | |
| 
 | |
| 		gpio7: gpio@e6055800 {
 | |
| 			compatible = "renesas,gpio-r8a7796",
 | |
| 				     "renesas,gpio-rcar";
 | |
| 			reg = <0 0xe6055800 0 0x50>;
 | |
| 			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			#gpio-cells = <2>;
 | |
| 			gpio-controller;
 | |
| 			gpio-ranges = <&pfc 0 224 4>;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			clocks = <&cpg CPG_MOD 905>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 905>;
 | |
| 		};
 | |
| 
 | |
| 		pfc: pin-controller@e6060000 {
 | |
| 			compatible = "renesas,pfc-r8a7796";
 | |
| 			reg = <0 0xe6060000 0 0x50c>;
 | |
| 		};
 | |
| 
 | |
| 		pmu_a57 {
 | |
| 			compatible = "arm,cortex-a57-pmu";
 | |
| 			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			interrupt-affinity = <&a57_0>,
 | |
| 					     <&a57_1>;
 | |
| 		};
 | |
| 
 | |
| 		pmu_a53 {
 | |
| 			compatible = "arm,cortex-a53-pmu";
 | |
| 			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			interrupt-affinity = <&a53_0>,
 | |
| 					     <&a53_1>,
 | |
| 					     <&a53_2>,
 | |
| 					     <&a53_3>;
 | |
| 		};
 | |
| 
 | |
| 		cpg: clock-controller@e6150000 {
 | |
| 			compatible = "renesas,r8a7796-cpg-mssr";
 | |
| 			reg = <0 0xe6150000 0 0x1000>;
 | |
| 			clocks = <&extal_clk>, <&extalr_clk>;
 | |
| 			clock-names = "extal", "extalr";
 | |
| 			#clock-cells = <2>;
 | |
| 			#power-domain-cells = <0>;
 | |
| 			#reset-cells = <1>;
 | |
| 			u-boot,dm-pre-reloc;
 | |
| 		};
 | |
| 
 | |
| 		rst: reset-controller@e6160000 {
 | |
| 			compatible = "renesas,r8a7796-rst";
 | |
| 			reg = <0 0xe6160000 0 0x0200>;
 | |
| 		};
 | |
| 
 | |
| 		prr: chipid@fff00044 {
 | |
| 			compatible = "renesas,prr";
 | |
| 			reg = <0 0xfff00044 0 4>;
 | |
| 		};
 | |
| 
 | |
| 		sysc: system-controller@e6180000 {
 | |
| 			compatible = "renesas,r8a7796-sysc";
 | |
| 			reg = <0 0xe6180000 0 0x0400>;
 | |
| 			#power-domain-cells = <1>;
 | |
| 		};
 | |
| 
 | |
| 		i2c_dvfs: i2c@e60b0000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,iic-r8a7796",
 | |
| 				     "renesas,rcar-gen3-iic",
 | |
| 				     "renesas,rmobile-iic";
 | |
| 			reg = <0 0xe60b0000 0 0x425>;
 | |
| 			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 926>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 926>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c0: i2c@e6500000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe6500000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 931>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 931>;
 | |
| 			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
 | |
| 			       <&dmac2 0x91>, <&dmac2 0x90>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <110>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c1: i2c@e6508000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe6508000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 930>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 930>;
 | |
| 			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
 | |
| 			       <&dmac2 0x93>, <&dmac2 0x92>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <6>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c2: i2c@e6510000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe6510000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 929>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 929>;
 | |
| 			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
 | |
| 			       <&dmac2 0x95>, <&dmac2 0x94>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <6>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c3: i2c@e66d0000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe66d0000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 928>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 928>;
 | |
| 			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <110>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c4: i2c@e66d8000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe66d8000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 927>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 927>;
 | |
| 			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <110>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c5: i2c@e66e0000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe66e0000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 919>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 919>;
 | |
| 			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <110>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c6: i2c@e66e8000 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			compatible = "renesas,i2c-r8a7796",
 | |
| 				     "renesas,rcar-gen3-i2c";
 | |
| 			reg = <0 0xe66e8000 0 0x40>;
 | |
| 			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 918>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 918>;
 | |
| 			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			i2c-scl-internal-delay-ns = <6>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		can0: can@e6c30000 {
 | |
| 			compatible = "renesas,can-r8a7796",
 | |
| 				     "renesas,rcar-gen3-can";
 | |
| 			reg = <0 0xe6c30000 0 0x1000>;
 | |
| 			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 916>,
 | |
| 			       <&cpg CPG_CORE R8A7796_CLK_CANFD>,
 | |
| 			       <&can_clk>;
 | |
| 			clock-names = "clkp1", "clkp2", "can_clk";
 | |
| 			assigned-clocks = <&cpg CPG_CORE R8A7796_CLK_CANFD>;
 | |
| 			assigned-clock-rates = <40000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 916>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		can1: can@e6c38000 {
 | |
| 			compatible = "renesas,can-r8a7796",
 | |
| 				     "renesas,rcar-gen3-can";
 | |
| 			reg = <0 0xe6c38000 0 0x1000>;
 | |
| 			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 915>,
 | |
| 			       <&cpg CPG_CORE R8A7796_CLK_CANFD>,
 | |
| 			       <&can_clk>;
 | |
| 			clock-names = "clkp1", "clkp2", "can_clk";
 | |
| 			assigned-clocks = <&cpg CPG_CORE R8A7796_CLK_CANFD>;
 | |
| 			assigned-clock-rates = <40000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 915>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		canfd: can@e66c0000 {
 | |
| 			compatible = "renesas,r8a7796-canfd",
 | |
| 				     "renesas,rcar-gen3-canfd";
 | |
| 			reg = <0 0xe66c0000 0 0x8000>;
 | |
| 			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 914>,
 | |
| 			       <&cpg CPG_CORE R8A7796_CLK_CANFD>,
 | |
| 			       <&can_clk>;
 | |
| 			clock-names = "fck", "canfd", "can_clk";
 | |
| 			assigned-clocks = <&cpg CPG_CORE R8A7796_CLK_CANFD>;
 | |
| 			assigned-clock-rates = <40000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 914>;
 | |
| 			status = "disabled";
 | |
| 
 | |
| 			channel0 {
 | |
| 				status = "disabled";
 | |
| 			};
 | |
| 
 | |
| 			channel1 {
 | |
| 				status = "disabled";
 | |
| 			};
 | |
| 		};
 | |
| 
 | |
| 		avb: ethernet@e6800000 {
 | |
| 			compatible = "renesas,etheravb-r8a7796",
 | |
| 				     "renesas,etheravb-rcar-gen3";
 | |
| 			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
 | |
| 			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			interrupt-names = "ch0", "ch1", "ch2", "ch3",
 | |
| 					  "ch4", "ch5", "ch6", "ch7",
 | |
| 					  "ch8", "ch9", "ch10", "ch11",
 | |
| 					  "ch12", "ch13", "ch14", "ch15",
 | |
| 					  "ch16", "ch17", "ch18", "ch19",
 | |
| 					  "ch20", "ch21", "ch22", "ch23",
 | |
| 					  "ch24";
 | |
| 			clocks = <&cpg CPG_MOD 812>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 812>;
 | |
| 			phy-mode = "rgmii-txid";
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		hscif0: serial@e6540000 {
 | |
| 			compatible = "renesas,hscif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-hscif",
 | |
| 				     "renesas,hscif";
 | |
| 			reg = <0 0xe6540000 0 0x60>;
 | |
| 			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 520>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
 | |
| 			       <&dmac2 0x31>, <&dmac2 0x30>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 520>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		hscif1: serial@e6550000 {
 | |
| 			compatible = "renesas,hscif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-hscif",
 | |
| 				     "renesas,hscif";
 | |
| 			reg = <0 0xe6550000 0 0x60>;
 | |
| 			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 519>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
 | |
| 			       <&dmac2 0x33>, <&dmac2 0x32>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 519>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		hscif2: serial@e6560000 {
 | |
| 			compatible = "renesas,hscif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-hscif",
 | |
| 				     "renesas,hscif";
 | |
| 			reg = <0 0xe6560000 0 0x60>;
 | |
| 			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 518>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
 | |
| 			       <&dmac2 0x35>, <&dmac2 0x34>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 518>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		hscif3: serial@e66a0000 {
 | |
| 			compatible = "renesas,hscif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-hscif",
 | |
| 				     "renesas,hscif";
 | |
| 			reg = <0 0xe66a0000 0 0x60>;
 | |
| 			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 517>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 517>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		hscif4: serial@e66b0000 {
 | |
| 			compatible = "renesas,hscif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-hscif",
 | |
| 				     "renesas,hscif";
 | |
| 			reg = <0 0xe66b0000 0 0x60>;
 | |
| 			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 516>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 516>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		scif0: serial@e6e60000 {
 | |
| 			compatible = "renesas,scif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-scif", "renesas,scif";
 | |
| 			reg = <0 0xe6e60000 0 64>;
 | |
| 			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 207>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
 | |
| 			       <&dmac2 0x51>, <&dmac2 0x50>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 207>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		scif1: serial@e6e68000 {
 | |
| 			compatible = "renesas,scif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-scif", "renesas,scif";
 | |
| 			reg = <0 0xe6e68000 0 64>;
 | |
| 			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 206>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
 | |
| 			       <&dmac2 0x53>, <&dmac2 0x52>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 206>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		scif2: serial@e6e88000 {
 | |
| 			compatible = "renesas,scif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-scif", "renesas,scif";
 | |
| 			reg = <0 0xe6e88000 0 64>;
 | |
| 			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 310>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 310>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		scif3: serial@e6c50000 {
 | |
| 			compatible = "renesas,scif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-scif", "renesas,scif";
 | |
| 			reg = <0 0xe6c50000 0 64>;
 | |
| 			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 204>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 204>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		scif4: serial@e6c40000 {
 | |
| 			compatible = "renesas,scif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-scif", "renesas,scif";
 | |
| 			reg = <0 0xe6c40000 0 64>;
 | |
| 			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 203>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 203>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		scif5: serial@e6f30000 {
 | |
| 			compatible = "renesas,scif-r8a7796",
 | |
| 				     "renesas,rcar-gen3-scif", "renesas,scif";
 | |
| 			reg = <0 0xe6f30000 0 64>;
 | |
| 			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 202>,
 | |
| 				 <&cpg CPG_CORE R8A7796_CLK_S3D1>,
 | |
| 				 <&scif_clk>;
 | |
| 			clock-names = "fck", "brg_int", "scif_clk";
 | |
| 			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
 | |
| 			       <&dmac2 0x5b>, <&dmac2 0x5a>;
 | |
| 			dma-names = "tx", "rx", "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 202>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		msiof0: spi@e6e90000 {
 | |
| 			compatible = "renesas,msiof-r8a7796",
 | |
| 				     "renesas,rcar-gen3-msiof";
 | |
| 			reg = <0 0xe6e90000 0 0x0064>;
 | |
| 			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 211>;
 | |
| 			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
 | |
| 			       <&dmac2 0x41>, <&dmac2 0x40>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 211>;
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		msiof1: spi@e6ea0000 {
 | |
| 			compatible = "renesas,msiof-r8a7796",
 | |
| 				     "renesas,rcar-gen3-msiof";
 | |
| 			reg = <0 0xe6ea0000 0 0x0064>;
 | |
| 			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 210>;
 | |
| 			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
 | |
| 			       <&dmac2 0x43>, <&dmac2 0x42>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 210>;
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		msiof2: spi@e6c00000 {
 | |
| 			compatible = "renesas,msiof-r8a7796",
 | |
| 				     "renesas,rcar-gen3-msiof";
 | |
| 			reg = <0 0xe6c00000 0 0x0064>;
 | |
| 			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 209>;
 | |
| 			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 209>;
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		msiof3: spi@e6c10000 {
 | |
| 			compatible = "renesas,msiof-r8a7796",
 | |
| 				     "renesas,rcar-gen3-msiof";
 | |
| 			reg = <0 0xe6c10000 0 0x0064>;
 | |
| 			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 208>;
 | |
| 			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
 | |
| 			dma-names = "tx", "rx";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 208>;
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		dmac0: dma-controller@e6700000 {
 | |
| 			compatible = "renesas,dmac-r8a7796",
 | |
| 				     "renesas,rcar-dmac";
 | |
| 			reg = <0 0xe6700000 0 0x10000>;
 | |
| 			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			interrupt-names = "error",
 | |
| 					"ch0", "ch1", "ch2", "ch3",
 | |
| 					"ch4", "ch5", "ch6", "ch7",
 | |
| 					"ch8", "ch9", "ch10", "ch11",
 | |
| 					"ch12", "ch13", "ch14", "ch15";
 | |
| 			clocks = <&cpg CPG_MOD 219>;
 | |
| 			clock-names = "fck";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 219>;
 | |
| 			#dma-cells = <1>;
 | |
| 			dma-channels = <16>;
 | |
| 		};
 | |
| 
 | |
| 		dmac1: dma-controller@e7300000 {
 | |
| 			compatible = "renesas,dmac-r8a7796",
 | |
| 				     "renesas,rcar-dmac";
 | |
| 			reg = <0 0xe7300000 0 0x10000>;
 | |
| 			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			interrupt-names = "error",
 | |
| 					"ch0", "ch1", "ch2", "ch3",
 | |
| 					"ch4", "ch5", "ch6", "ch7",
 | |
| 					"ch8", "ch9", "ch10", "ch11",
 | |
| 					"ch12", "ch13", "ch14", "ch15";
 | |
| 			clocks = <&cpg CPG_MOD 218>;
 | |
| 			clock-names = "fck";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 218>;
 | |
| 			#dma-cells = <1>;
 | |
| 			dma-channels = <16>;
 | |
| 		};
 | |
| 
 | |
| 		dmac2: dma-controller@e7310000 {
 | |
| 			compatible = "renesas,dmac-r8a7796",
 | |
| 				     "renesas,rcar-dmac";
 | |
| 			reg = <0 0xe7310000 0 0x10000>;
 | |
| 			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
 | |
| 				      GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			interrupt-names = "error",
 | |
| 					"ch0", "ch1", "ch2", "ch3",
 | |
| 					"ch4", "ch5", "ch6", "ch7",
 | |
| 					"ch8", "ch9", "ch10", "ch11",
 | |
| 					"ch12", "ch13", "ch14", "ch15";
 | |
| 			clocks = <&cpg CPG_MOD 217>;
 | |
| 			clock-names = "fck";
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 217>;
 | |
| 			#dma-cells = <1>;
 | |
| 			dma-channels = <16>;
 | |
| 		};
 | |
| 
 | |
| 		sdhi0: sd@ee100000 {
 | |
| 			compatible = "renesas,sdhi-r8a7796";
 | |
| 			reg = <0 0xee100000 0 0x2000>;
 | |
| 			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 314>;
 | |
| 			max-frequency = <200000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 314>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		sdhi1: sd@ee120000 {
 | |
| 			compatible = "renesas,sdhi-r8a7796";
 | |
| 			reg = <0 0xee120000 0 0x2000>;
 | |
| 			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 313>;
 | |
| 			max-frequency = <200000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 313>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		sdhi2: sd@ee140000 {
 | |
| 			compatible = "renesas,sdhi-r8a7796";
 | |
| 			reg = <0 0xee140000 0 0x2000>;
 | |
| 			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 312>;
 | |
| 			max-frequency = <200000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 312>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		sdhi3: sd@ee160000 {
 | |
| 			compatible = "renesas,sdhi-r8a7796";
 | |
| 			reg = <0 0xee160000 0 0x2000>;
 | |
| 			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 311>;
 | |
| 			max-frequency = <200000000>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 311>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		tsc: thermal@e6198000 {
 | |
| 			compatible = "renesas,r8a7796-thermal";
 | |
| 			reg = <0 0xe6198000 0 0x68>,
 | |
| 			      <0 0xe61a0000 0 0x5c>,
 | |
| 			      <0 0xe61a8000 0 0x5c>;
 | |
| 			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
 | |
| 				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&cpg CPG_MOD 522>;
 | |
| 			power-domains = <&sysc R8A7796_PD_ALWAYS_ON>;
 | |
| 			resets = <&cpg 522>;
 | |
| 			#thermal-sensor-cells = <1>;
 | |
| 			status = "okay";
 | |
| 		};
 | |
| 
 | |
| 		thermal-zones {
 | |
| 			sensor_thermal1: sensor-thermal1 {
 | |
| 				polling-delay-passive = <250>;
 | |
| 				polling-delay = <1000>;
 | |
| 				thermal-sensors = <&tsc 0>;
 | |
| 
 | |
| 				trips {
 | |
| 					sensor1_crit: sensor1-crit {
 | |
| 						temperature = <120000>;
 | |
| 						hysteresis = <2000>;
 | |
| 						type = "critical";
 | |
| 					};
 | |
| 				};
 | |
| 			};
 | |
| 
 | |
| 			sensor_thermal2: sensor-thermal2 {
 | |
| 				polling-delay-passive = <250>;
 | |
| 				polling-delay = <1000>;
 | |
| 				thermal-sensors = <&tsc 1>;
 | |
| 
 | |
| 				trips {
 | |
| 					sensor2_crit: sensor2-crit {
 | |
| 						temperature = <120000>;
 | |
| 						hysteresis = <2000>;
 | |
| 						type = "critical";
 | |
| 					};
 | |
| 				};
 | |
| 			};
 | |
| 
 | |
| 			sensor_thermal3: sensor-thermal3 {
 | |
| 				polling-delay-passive = <250>;
 | |
| 				polling-delay = <1000>;
 | |
| 				thermal-sensors = <&tsc 2>;
 | |
| 
 | |
| 				trips {
 | |
| 					sensor3_crit: sensor3-crit {
 | |
| 						temperature = <120000>;
 | |
| 						hysteresis = <2000>;
 | |
| 						type = "critical";
 | |
| 					};
 | |
| 				};
 | |
| 			};
 | |
| 		};
 | |
| 	};
 | |
| };
 |